riversongs Posted March 29 Report Share Posted March 29 Free Download Udemy - Mastering Xilinx DSP IP Cores FIR, CIC, DDS, FFTPublished: 3/2025Created by: Aleksei RostovMP4 | Video: h264, 1280x720 | Audio: AAC, 44.1 KHz, 2 ChLevel: Beginner | Genre: eLearning | Language: English | Duration: 10 Lectures ( 2h 17m ) | Size: 1.91 GBPractical FPGA DSP with Xilinx IP cores (FIR, CIC, DDS, FFT): from simulation to real-time deployment on Zynq 7000What you'll learnHow to Simulate Xilinx DSP IP cores (FIR, CIC, DDS compiler and FFT) in Vivado with Verilog testbenches & Python analysisHow to Integrate IP cores into FPGA designs on development boardHow to Develop standalone embedded C application to interface with DSP IP coresHow to Automate Vivado & Vitis workflow with TCL and Python scriptsRequirementsVivado 2024.2Vitis 2024.2Python >= 3.0PowershellAny development board with Zynq 7000 SoC (Arty z7-20 as example)DescriptionWhether you're a beginner or an engineer looking to level up your FPGA skills, this course will guide you step by step through the entire workflow-from simulation to real-world deployment on the Arty Z7-20 development board.This hands-on course covers four essential Xilinx DSP IP cores: FIR Compiler, CIC Compiler, DDS Compiler, and Fast Fourier Transform (FFT). You'll learn how to configure and simulate each core using Vivado 2024.2, generate Verilog testbenches, and analyze the outputs using Python.We'll explore multiple configurations for each IP core:FIR Compiler as a bandpass filter, Hilbert transformer, interpolator, and decimatorCIC Compiler as both an interpolator and decimatorDDS Compiler in two configurations: with phase generator (internally generated phase increment) and without phase generator (streaming external phase input)FFT IP Core for both forward and inverse (backward) transformsNext, we take everything to the hardware. You'll integrate these cores into practical FPGA designs and deploy them on a Zynq-7000 SoC. We'll develop bare-metal C applications in Vitis to manage data transfer between the processing system (PS) and programmable logic (PL) using AXI DMA.You'll also learn how to automate your development workflow with TCL scripts for Vivado and Vitis, and how to debug FPGA designs using System ILA.By the end of this course, you'll have a comprehensive, hands-on understanding of DSP design with Xilinx IP cores-both in simulation and on real hardware.This course is ideal for FPGA beginners, digital designers, embedded engineers, and anyone working with signal processing systems on Xilinx platforms.Who this course is for BeginnerIntermediateHomepage: https://www.udemy.com/course/xlnx-dsp-ip/AusFilehttps://ausfile.com/1h7ijt5olkk3/lnoyw.Mastering.Xilinx.DSP.IP.Cores.FIR.CIC.DDS.FFT.part1.rar.htmlhttps://ausfile.com/wk14xj7t39qx/lnoyw.Mastering.Xilinx.DSP.IP.Cores.FIR.CIC.DDS.FFT.part2.rar.htmlRapidgator Links Downloadhttps://rg.to/file/da3d63629684b372d30f9930658b2720/lnoyw.Mastering.Xilinx.DSP.IP.Cores.FIR.CIC.DDS.FFT.part1.rar.htmlhttps://rg.to/file/13a3713812a55d3c70892adc53ff67a5/lnoyw.Mastering.Xilinx.DSP.IP.Cores.FIR.CIC.DDS.FFT.part2.rar.htmlFikper Links Downloadhttps://fikper.com/dXKL0ePhYB/lnoyw.Mastering.Xilinx.DSP.IP.Cores.FIR.CIC.DDS.FFT.part1.rar.htmlhttps://fikper.com/AB6OvGs4sg/lnoyw.Mastering.Xilinx.DSP.IP.Cores.FIR.CIC.DDS.FFT.part2.rar.htmlNo Password - Links are Interchangeable Link to comment Share on other sites More sharing options...
Recommended Posts
Please sign in to comment
You will be able to leave a comment after signing in
Sign In Now