Jump to content

Layout Minimization of CMOS Cells


Recommended Posts

27cb4a146a4470b45cb734455d58b991.webp
Layout Minimization of CMOS Cells by Robert L. Maziasz , John P. Hayes
English | PDF | 1992 | 176 Pages | ISBN : 0792391829 | 15.4 MB
The layout of an integrated circuit (lC) is the process of assigning geometric shape, size and position to the components (transistors and connections) used in its fabrication. Since the number of components in modem ICs is enormous, computer aided-design (CAD) programs are required to automate the difficult layout process. Prior CAD methods are inexact or limited in scope, and produce layouts whose area, and consequently manufacturing costs, are larger than necessary. This book addresses the problem of minimizing exactly the layout area of an important class of basic IC structures called CMOS cells. First, we precisely define the possible goals in area minimization for such cells, namely width and height minimization, with allowance for area-reducing reordering of transistors. We reformulate the layout problem in terms of a graph model and develop new graph-theoretic concepts that completely characterize the fundamental area minimization problems for series-parallel and nonseries-parallel circuits. These concepts lead to practical algorithms that solve all the basic layout minimization problems exactly, both for a single cell and for a one-dimensional array of such cells. Although a few of these layout problems have been solved or partially solved previously, we present here the first complete solutions to all the problems of interest.

[/b]

423b519448d4e936894130c701f35288.jpg

RapidGator
https://rg.to/file/c7061e9dd8efa1cebb171258d296fd2d/7nl5r.7z.html
TakeFile
https://takefile.link/4mcn3bnjvbzc/7nl5r.7z.html
Fileaxa
https://fileaxa.com/bfv0d8xwyg77/7nl5r.7z
Fikper
https://fikper.com/Y8uqqqPf5B/7nl5r.7z.html


Link to comment
Share on other sites

Please sign in to comment

You will be able to leave a comment after signing in



Sign In Now
×
×
  • Create New...