riversongs Posted December 31, 2024 Report Share Posted December 31, 2024 Free Download Digital IC/FPGA Design P1: CMOS Gates & Arithmetic DatapathPublished: 12/2024Created by: SKY SiliconThinkMP4 | Video: h264, 1280x720 | Audio: AAC, 44.1 KHz, 2 ChLevel: Beginner | Genre: eLearning | Language: English | Duration: 18 Lectures ( 6h 15m ) | Size: 2.4 GBDesign SOC from basic bricks, solid foundation for building skyscrapersWhat you'll learnBasic theory of CMOS GatesUse CMOS transistor to build any Logic GatesFactors affect cell delay(PVT)Behavior of Latch and DFFDeep understanding for Setup/Hold timeArchitecture of adder(ripple, carry-select, carry look ahead, tree adders)Using architecture ideal of adders to optimize your designArithmetic operation on real number and any mathematic functionTechnic support through Q&A system of UdemyRequirementsBasic knowledge of digital fundamentalBasic C or C++ programing languageDescriptionI will try my best to explain what-> how-> why and encourage you to do it better.This is Part 1 of the whole course, introducing CMOS theory and arithmetic datapath. This's the foundation of design SOC.Contents in Part 1:Behavior and characteristics of CMOS gate: switch model, transition time, delay time, PVT corner.Using CMOS gate to build basic logic function gates: NAND, NOR, XOR, mUX.Build arithmetic datapth using basic logic gates: adder, subtractor, multiplier and divider. Learning the HW architecture ideas behind them to optimize your design.Once enrolled, you can get technic support through the Q&A system of Udemy.Let's cooperate and success.Note:Contents of the whole course (not just this part) :In the whole course, I will introduce fundamentals of digital IC and FPGA design, with 12+ coding exercises and 3 course projects.Theory part: MOS transistor -> logic cells -> arithmetic data path -> Verilog language -> common used HW function blocks and architecture -> STA -> on-chip-bus(APB/AHB-Lite/AXI4) -> low power design -> DFT -> SOC(MCU level).Function blocks and architecture: FSM, pipeline, arbiter, CDC, sync_fifo, async_fifo, ping-pong, pipeline with control, slide window, pipeline hazard and forward path, systolic.Project: SHA-256 algorithm with simple interface, SHA-256 with APB/AXI interface, 2D DMA controller with APB/AXI interface.After explaining of each HW architecture, I will give you a coding exercise, with reference code. Coding difficulty will begin from several lines to fifty lines, more than 100 lines, then around 200 lines. While the final big project will be 1000+ lines.I suppose these should be essential knowledge and skills you need master to enter this area.Who this course is for Senior undergraduate students of EE or higherIC design/verification engineers with 0~2 years' experienceHomepage: https://www.udemy.com/course/digital-icfpga-design-p1-cmos-gates-arithmetic-datapath/DOWNLOAD NOW: Digital IC/FPGA Design P1: CMOS Gates & Arithmetic DatapathDownload ( Rapidgator )https://rg.to/file/1d4db888c9d12578a9212c1b8b3ace12/fglxn.Digital.ICFPGA.Design.P1..CMOS.Gates..Arithmetic.Datapath.part2.rar.htmlhttps://rg.to/file/3db601906e902e1771164b386d991bca/fglxn.Digital.ICFPGA.Design.P1..CMOS.Gates..Arithmetic.Datapath.part3.rar.htmlhttps://rg.to/file/73a371c31cf0183f1fe9550c1562302d/fglxn.Digital.ICFPGA.Design.P1..CMOS.Gates..Arithmetic.Datapath.part1.rar.htmlFikperhttps://fikper.com/1OVOiVtwLu/fglxn.Digital.ICFPGA.Design.P1..CMOS.Gates..Arithmetic.Datapath.part2.rar.htmlhttps://fikper.com/KGiokSmrX1/fglxn.Digital.ICFPGA.Design.P1..CMOS.Gates..Arithmetic.Datapath.part3.rar.htmlhttps://fikper.com/sOYEh3w0kZ/fglxn.Digital.ICFPGA.Design.P1..CMOS.Gates..Arithmetic.Datapath.part1.rar.htmlNo Password - Links are Interchangeable Link to comment Share on other sites More sharing options...
Recommended Posts
Create an account or sign in to comment
You need to be a member in order to leave a comment
Create an account
Sign up for a new account in our community. It's easy!
Register a new accountSign in
Already have an account? Sign in here.
Sign In Now